当前位置:首页 > 嵌入式 > 嵌入式硬件

NXP公司的LPC2927/2929是基于ARM968E-S核的微控制器,集成了工作频率高达125MHz的两个TCM区块,全速USB 2.0 OTG和设备控制器,CAN和LIN,56KB SRAM,多达768KB闪存,外接存储器接口,三个10位ADC以及多个串行和并行接口,可广泛用于消费类电子,工业,医疗设备和通信市场。本文介绍了LPC2927/2929的主要特性,方框图,自供电和总线供电设备的LPC2927/2929 USB接口连接图,USB OTG端口和USB设备端配置以及Hitex 公司的LPC2900 评估板LPC29XX-A1的主要特性和详细电路图。

LPC2927/2929 ARM9 microcontroller with CAN, LIN, and USB OTG/Device

The LPC2927/2929 combine an ARM968E-S CPU core with two integrated TCM blocks operating at frequencies of up to 125 MHz, Full-speed USB 2.0 OTG and device controller, CAN and LIN, 56 kB SRAM, up to 768 kB flash memory, external memory interface, three 10-bit ADCs, and multiple serial and parallel interfaces in a single chip targeted at consumer, industrial, medical, and communication markets. To optimize system power consumption, the LPC2927/2929 has a very flexible Clock Generation Unit(CGU) that provides dynamic clock gating and scaling.

LPC2927/2929主要特性:

ARM968E-S processor running at frequencies of up to 125 MHz maximum.

Multi-layer AHB system bus at 125 MHz with four separate layers.

On-chip memory:

Two Tightly Coupled Memories (TCM), 32 kB Instruction TCM (ITCM), 32 kB Data TCM (DTCM).

Two separate internal Static RAM (SRAM) instances; 32 kB SRAM and 16 kB SRAM.

8 kB ETB SRAM also available for code execution and data.

Up to 768 kB high-speed flash-program memory.

16 kB true EEPROM, byte-erasable and programmable.

Dual-master, eight-channel GPDMA controller on the AHB multi-layer matrix which can be used with the SPI interfaces and the UARTs, as well as for memory-to-memory transfers including the TCM memories.

External Static Memory Controller (SMC) with eight memory banks; up to 32-bit data bus; up to 24-bit address bus.

Serial interfaces:

USB 2.0 full-speed device/OTG controller with dedicated DMA controller and on-chip device PHY.

Two-channel CAN controller supporting Full-CAN and extensive message filtering

Two LINmastercontrollers with full hardware support for LIN communication. The LIN interface can be configured as UART to provide two additional UART interfaces.

Two 550 UARTs with 16-byte Tx and Rx FIFO depths, DMA support, and RS485(9-bit) support.

Three full-duplex Q-SPIs with four slave-select lines; 16 bits wide; 8 locations deep;Tx FIFO and Rx FIFO.

Two I2C-bus interfaces.

Other peripherals:

One 10-bit ADC with 5.0 V measurement range and eight input channels with conversion times as low as 2.44s per channel.

Two 10-bit ADCs, 8-channels each, with 3.3 V measurement range provide an additional 16 analog inputs with conversion times as low as 2.44s per channel.Each channel provides a compare function to minimize interrupts.

Multiple trigger-start option for all ADCs: timer, PWM, other ADC, and external signal input.

Four 32-bit timers each containing four capture-and-compare registers linked to I/Os.

Four six-channel PWMs (Pulse-Width Modulators) with capture and trap functionality.

Two dedicated 32-bit timers to schedule and synchronize PWM and ADC.

Quadrature encoder interface that can monitor one external quadrature encoder.

32-bit watchdog with timer change protection, running on safe clock.

Up to 104 general-purpose I/O pins with programmable pull-up, pull-down, or bus keeper.

Vectored Interrupt Controller (VIC) with 16 priority levels.

Up to 21 level-sensitive external interrupt pins, including USB, CAN and LIN wake-up features.

Configurable clock-out pin for driving external system clocks.

Processor wake-up from power-down via external interrupt pins; CAN or LIN activity.

Flexible Reset Generator Unit (RGU) able to control resets of individual modules.

Flexible Clock-Generation Unit (CGU0) able to control clock frequency of individual modules:

On-chip very low-power ring oscillator; fixed frequency of 0.4 MHz; always on to provide a Safe_Clock source for system monitoring.

On-chip crystal oscillator with a recommended operating range from 10 MHz to 25 MHz. PLL input range 10 MHz to 25 MHz.

On-chip PLL allows CPU operation up to a maximum CPU rate of 125 MHz.

Generation of up to 11 base clocks.

Seven fractional dividers.

Second CGU (CGU1) with its own PLL generates USB clocks and a configurable clock output.

Highly configurable system Power Management Unit (PMU):

clock control of individual modules.

allows minimization of system operating power consumption in any configuration.

Standard ARM test and debug interface with real-time in-circuit emulator.

Boundary-scan test supported.

ETM/ETB debug functions with 8 kB of dedicated SRAM also accessible for application code and data storage.

Dual power supply:

CPU operating voltage: 1.8 V5 %.

I/O operating voltage: 2.7 V to 3.6 V; inputs tolerant up to 5.5 V.

144-pin LQFP package.

40℃ to +85℃ ambient operating temperature range.



图1。LPC2927/2929方框图



图2。自供电设备的LPC2927/2929 USB接口



图3。总线供电设备的LPC2927/2929 USB接口



图4。LPC2927/2929 USB OTG端口配置



图5。LPC2927/2929 USB设备端口配置

LPC2900 评估板LPC29XX-A1

This evaluation board hosts the LPC2929 or LPC2939 microcontroller from NXP with an embedded ARM968E-S processor core and with an JTAG interface. In addition the driver chips for the external communication interfaces are included. All microcontroller IO port pins are accessible via connectors. The device drivers can be disabled via jumpers to have control of the microcontroller IO pins.

评估板包括:

Hitex Evaluation Board for ARM with NXP ARM9 microcontroller LPC2929 or

Hitex Evaluation Board for ARM with NXP ARM9 microcontroller LPC2939

support for internal 768kByte FLASH and 80kByte SRAM

support of 2 CAN and 2 RS232 ports

external SRAM 512k x 8 (limitation for evaluation board V1.0)

2 x small 7-segment LEDs attached to port pins

3 buttons for reset, IRQ and port pin

32,768kHz + 16MHz Quartz

configuration of ports, reset, etc. via jumpers

JTAG debugger support with JTAG connector

2 x 24 pin connector for BLDC motor add-on board

1.8V and 3.3V power regulator,+5V directly from USB

USB device support

USB-OTG device support (LPC2939 only)

USB powered or alternative external power via BNC connector

5V Poti to evaluate ADC

power, reset and enumeration LED indicator

PCB, size 152x138mm

The Kits includes

Hitex Evaluation Board for ARM with NXP ARM9 microcontroller LPC2929 or

Hitex Evaluation Board for ARM with NXP ARM9 microcontroller LPC2939 CD-ROM with

Examples for Keil and HiTOP

- Keil : RAM application with USB HID

- HiTOP: 5V ADC demonstration

The Board schematic as reference design

An USB-cable (A - MiniB)



图6。评估板LPC29XX-A1外形图



图7。评估板LPC29XX-A1电路图(1)



图8。评估板LPC29XX-A1电路图(2)



图9。评估板LPC29XX-A1电路图(3)



图10。评估板LPC29XX-A1电路图(4)



图11。评估板LPC29XX-A1电路图(5)



图12。评估板LPC29XX-A1电路图(6)



图13。评估板LPC29XX-A1电路图(7)



图14。评估板LPC29XX-A1电路图(8)



图15。评估板LPC29XX-A1电路图(9)

本站声明: 本文章由作者或相关机构授权发布,目的在于传递更多信息,并不代表本站赞同其观点,本站亦不保证或承诺内容真实性等。需要转载请联系该专栏作者,如若文章内容侵犯您的权益,请及时联系本站删除。
换一批
延伸阅读

9月2日消息,不造车的华为或将催生出更大的独角兽公司,随着阿维塔和赛力斯的入局,华为引望愈发显得引人瞩目。

关键字: 阿维塔 塞力斯 华为

加利福尼亚州圣克拉拉县2024年8月30日 /美通社/ -- 数字化转型技术解决方案公司Trianz今天宣布,该公司与Amazon Web Services (AWS)签订了...

关键字: AWS AN BSP 数字化

伦敦2024年8月29日 /美通社/ -- 英国汽车技术公司SODA.Auto推出其旗舰产品SODA V,这是全球首款涵盖汽车工程师从创意到认证的所有需求的工具,可用于创建软件定义汽车。 SODA V工具的开发耗时1.5...

关键字: 汽车 人工智能 智能驱动 BSP

北京2024年8月28日 /美通社/ -- 越来越多用户希望企业业务能7×24不间断运行,同时企业却面临越来越多业务中断的风险,如企业系统复杂性的增加,频繁的功能更新和发布等。如何确保业务连续性,提升韧性,成...

关键字: 亚马逊 解密 控制平面 BSP

8月30日消息,据媒体报道,腾讯和网易近期正在缩减他们对日本游戏市场的投资。

关键字: 腾讯 编码器 CPU

8月28日消息,今天上午,2024中国国际大数据产业博览会开幕式在贵阳举行,华为董事、质量流程IT总裁陶景文发表了演讲。

关键字: 华为 12nm EDA 半导体

8月28日消息,在2024中国国际大数据产业博览会上,华为常务董事、华为云CEO张平安发表演讲称,数字世界的话语权最终是由生态的繁荣决定的。

关键字: 华为 12nm 手机 卫星通信

要点: 有效应对环境变化,经营业绩稳中有升 落实提质增效举措,毛利润率延续升势 战略布局成效显著,战新业务引领增长 以科技创新为引领,提升企业核心竞争力 坚持高质量发展策略,塑强核心竞争优势...

关键字: 通信 BSP 电信运营商 数字经济

北京2024年8月27日 /美通社/ -- 8月21日,由中央广播电视总台与中国电影电视技术学会联合牵头组建的NVI技术创新联盟在BIRTV2024超高清全产业链发展研讨会上宣布正式成立。 活动现场 NVI技术创新联...

关键字: VI 传输协议 音频 BSP

北京2024年8月27日 /美通社/ -- 在8月23日举办的2024年长三角生态绿色一体化发展示范区联合招商会上,软通动力信息技术(集团)股份有限公司(以下简称"软通动力")与长三角投资(上海)有限...

关键字: BSP 信息技术
关闭
关闭