当前位置:首页 > 汽车电子 > 汽车电子技术文库
[导读] ST公司的SPC563M64L7是用于汽车动力总成的32位Power Architecture MCU,是系统级芯片(SoC),采用许多新特性的高性能90nm CMOS技术,以降低成本和提高性能

ST公司的SPC563M64L7是用于汽车动力总成的32位Power Architecture MCU,是系统级芯片(SoC),采用许多新特性的高性能90nm CMOS技术,以降低成本和提高性能,Power Architecture®技术具有支持DSP的附加指令,以及诸如增强的时间处理单元,增强排队的模数转换器,控制局域网(CAN)和增强的模块输入/输出系统.此外,器件还集成了94KB SRAM和1.5MB闪存.本文介绍了SPC563M64L7主要特性,框图,以及SPC563Mxx系列Discovery Plus开发板SPC563M-DISP主要特性和电路图,PCB顶层布局图.

  These 32-bit automoTIve microcontrollers are a family of System-on-Chip (SoC) devices that contain many new features coupled with high performance 90 nm CMOS technology to provide substanTIal reducTIon of cost per feature and significant performance improvement. The advanced and cost-efficient host processor core of this automoTIve controller family is built on Power Architecture® technology. This family contains enhancements that improve the architecture’s fit in embedded applications, includes additional instruction support for Digital Signal Processing (DSP), integrates technologies—such as an enhanced time processor unit, enhanced queued analog-to-digital converter, Controller Area Network, and an enhanced modular input-output system—that are important for today’s lower-end powertrain applications. The device has a single level of memory hierarchy consisting of up to 94 KB on-chip SRAM and up to 1.5 MB of internal flash memory. The device also has an External Bus Interface (EBI) for ‘calibration’。

  SPC563M64L7主要特性:

  Single issue,32-bit Power Architecture® Book E compliant e200z335 CPU core complex

  – Includes Variable Length Encoding (VLE) enhancements for code size reduction 

  32-channel Direct Memory Access controller (DMA) 

  Interrupt Controller (INTC) capable of handling 364 selectable-priority interrupt sources: 191 peripheral interrupt sources, 8 software interrupts and 165 reserved interrupts. 

  Frequency-Modulated Phase-Locked Loop (FMPLL) 

  Calibration External Bus Interface (EBI)(a) 

  System Integration Unit (SIU) 

  Up to 1.5 Mbyte on-chip Flash with Flash controller

  – Fetch Accelerator for single cycle Flash access @80 MHz

  Up to 94 Kbyte on-chip static RAM (including up to 32 Kbyte standby RAM) 

  Boot Assist Module (BAM) 

  32-channel second-generation enhanced Time Processor Unit (eTPU)

  – 32 standard eTPU channels

  – Architectural enhancements to improve code efficiency and added flexibility 

  16-channels enhanced Modular Input-Output System (eMIOS) 

  Enhanced Queued Analog-to-Digital Converter (eQADC) 

  Decimation filter (part of eQADC) 

  Silicon die temperature sensor 

  2 Deserial Serial Peripheral Interface (DSPI) modules (compatible with Microsecond Bus)

  2 enhanced Serial Communication Interface (eSCI) modules compatible with LIN

  2 Controller Area Network (FlexCAN) modules that support CAN 2.0B 

  Nexus Port Controller (NPC) per IEEE-ISTO 5001-2003 standard 

  IEEE 1149.1 (JTAG) support  Nexus interface 

  On-chip voltage regulator controller that provides 1.2 V and 3.3 V internal supplies from a 5 V external source.

  Designed for LQFP144, and LQFP176

  The SPC563Mxx series microcontrollers are system-on-chip devices that are built on Power Architecture® technology and:

  Are 100% user-mode compatible with the Power Architecture instruction set Contain enhancements that improve the architecture’s fit in embedded applications 

  Include additional instruction support for digital signal processing (DSP)

  Integrate technologies such as an enhanced time processor unit, enhanced queued analog-to-digital converter, Controller Area Network, and an enhanced modular input-output system 

  Operating Parameters

  – Fully static operation, 0 MHz

  – 80 MHz (plus 2% frequency modulation - 82 MHz)

  – –40 C–150 C junction temperature operating range

  – Low power design

  Less than 400 mW power dissipation (nominal)

  Designed for dynamic power management of core and peripherals

  Software controlled clock gating of peripherals

  Low power stop mode, with all clocks stopped

  – Fabricated in 90 nm process

  – 1.2 V internal logic 

  High performance e200z335 core processor 

  Advanced microcontroller bus architecture (AMBA) crossbar switch (XBAR) 

  Enhanced direct memory access (eDMA) controller 

  Interrupt controller (INTC)

  – 191 peripheral interrupt request sources, plus 165 reserved positions

  – Low latency—three clocks from receipt of interrupt request from peripheral to interrupt request to processor 

  Frequency Modulating Phase-locked loop (FMPLL) 

  Calibration bus interface (EBI) (available only in the calibration package) System integration unit (SIU) centralizes control of pads, GPIO pins and external interrupts. 

  Error correction status module (ECSM) provides configurable error-correcting codes (ECC) reporting

  Up to 1.5 MB on-chip flash memory 

  Up to 94 KB on-chip static RAM 

  Boot assist module (BAM) enables and manages the transition of MCU from reset to user code execution from internal flash memory, external memory on the calibration bus or download and execution of code via FlexCAN or eSCI.

  Periodic interrupt timer (PIT)

  – 32-bit wide down counter with automatic reload

  – 4 channels clocked by system clock

  – 1 channel clocked by crystal clock 

  System timer module (STM)

  – 32-bit up counter with 8-bit prescaler

  – Clocked from system clock

  – 4 channel timer compare hardware 

  Software watchdog timer (SWT) 32-bit timer 

  Enhanced modular I/O system (eMIOS)

  – 16 standard timer channels (up to 14 channels connected to pins in LQFP144)

  – 24-bit timer resolution 

  Second-generation enhanced time processor unit (eTPU2)

  – High level assembler/compiler

  – Enhancements to make ‘C’ compiler more efficient

  – New ‘engine relative’ addressing mode 

  Enhanced queued A/D converter (eQADC)

  – 2 independent on-chip RSD Cyclic ADCs

  – Up to 34 input channels available to the two on-chip ADCs

  – 4 pairs of differential analog input channels 

  2 deserial serial peripheral interface modules (DSPI)

  – SPI provides full duplex communication ports with interrupt and DMA request support

  – Deserial serial interface (DSI) achieves pin reduction by hardware serialization and deserialization of eTPU, eMIOS channels and GPIO 

  2 enhanced serial communication interface (eSCI) modules 

  2 FlexCAN modules 

  Nexus port controller (NPC) per IEEE-ISTO 5001-2003 standard  IEEE 1149.1 JTAG controller (JTAGC)

  图1.SPC563Mxx系列框图

  SPC563Mxx系列Discovery Plus开发板SPC563M-DISP

  The SPC563M-DISP Discovery kit helps you to discover SPC56 M line Power Architecture® Microcontrollers. The discovery board is based on SPC563M64L7, a 32-bit Power Architecture Book E compliant e200z335 CPU core with 1.5Mbyte on-chip in an LQFP176 package. The numerous interfaces including CAN/SCI/K-LINE/DSPI/GPIO make the SPC56M-Discovery an excellent starter kit for customer quick evaluation and project development. The SPC56 M family is designed to address cost sensitive powertrain and transmission applications. The SPC56 M line key functionality is Time processing units (eTPU) a coprocessor to create events in sync with internal or external signals without flooding the CPU with interrupt to serve.

图2.Discovery Plus开发板SPC563M-DISP外形图

图3.Discovery Plus开发板SPC563M-DISP硬件概述图

图4.Discovery Plus开发板SPC563M-DISP电路图

图5.Discovery Plus开发板SPC563M-DISP顶层PCB布局图

本站声明: 本文章由作者或相关机构授权发布,目的在于传递更多信息,并不代表本站赞同其观点,本站亦不保证或承诺内容真实性等。需要转载请联系该专栏作者,如若文章内容侵犯您的权益,请及时联系本站删除。
换一批
延伸阅读

9月2日消息,不造车的华为或将催生出更大的独角兽公司,随着阿维塔和赛力斯的入局,华为引望愈发显得引人瞩目。

关键字: 阿维塔 塞力斯 华为

加利福尼亚州圣克拉拉县2024年8月30日 /美通社/ -- 数字化转型技术解决方案公司Trianz今天宣布,该公司与Amazon Web Services (AWS)签订了...

关键字: AWS AN BSP 数字化

伦敦2024年8月29日 /美通社/ -- 英国汽车技术公司SODA.Auto推出其旗舰产品SODA V,这是全球首款涵盖汽车工程师从创意到认证的所有需求的工具,可用于创建软件定义汽车。 SODA V工具的开发耗时1.5...

关键字: 汽车 人工智能 智能驱动 BSP

北京2024年8月28日 /美通社/ -- 越来越多用户希望企业业务能7×24不间断运行,同时企业却面临越来越多业务中断的风险,如企业系统复杂性的增加,频繁的功能更新和发布等。如何确保业务连续性,提升韧性,成...

关键字: 亚马逊 解密 控制平面 BSP

8月30日消息,据媒体报道,腾讯和网易近期正在缩减他们对日本游戏市场的投资。

关键字: 腾讯 编码器 CPU

8月28日消息,今天上午,2024中国国际大数据产业博览会开幕式在贵阳举行,华为董事、质量流程IT总裁陶景文发表了演讲。

关键字: 华为 12nm EDA 半导体

8月28日消息,在2024中国国际大数据产业博览会上,华为常务董事、华为云CEO张平安发表演讲称,数字世界的话语权最终是由生态的繁荣决定的。

关键字: 华为 12nm 手机 卫星通信

要点: 有效应对环境变化,经营业绩稳中有升 落实提质增效举措,毛利润率延续升势 战略布局成效显著,战新业务引领增长 以科技创新为引领,提升企业核心竞争力 坚持高质量发展策略,塑强核心竞争优势...

关键字: 通信 BSP 电信运营商 数字经济

北京2024年8月27日 /美通社/ -- 8月21日,由中央广播电视总台与中国电影电视技术学会联合牵头组建的NVI技术创新联盟在BIRTV2024超高清全产业链发展研讨会上宣布正式成立。 活动现场 NVI技术创新联...

关键字: VI 传输协议 音频 BSP

北京2024年8月27日 /美通社/ -- 在8月23日举办的2024年长三角生态绿色一体化发展示范区联合招商会上,软通动力信息技术(集团)股份有限公司(以下简称"软通动力")与长三角投资(上海)有限...

关键字: BSP 信息技术
关闭
关闭