当前位置:首页 > 汽车电子 > 汽车电子技术文库
[导读]   Altera公司的Cyclone V SoC FPGA 系列基于28nm低功耗(LP)工艺,提供需要5G收发器应用的最低功耗,和以前的产品检验相比,功耗降低40%.器件集成了基于ARM处理器

  Altera公司的Cyclone V SoC FPGA 系列基于28nm低功耗(LP)工艺,提供需要5G收发器应用的最低功耗,和以前的产品检验相比,功耗降低40%.器件集成了基于ARM处理器的硬件处理器系统(HPS),具有更有效的逻辑综合功能,收发器系列和SoC FPGA系列,从而降低系统功耗,成本和产品上市时间,主要用在工业,无线和有线通信,军用设备和汽车市场。本文介绍了Cyclone V SoC FPGA 系列主要优势和特性,架构图,HPS特性以及Cyclone V SX SoC开发板主要特性,框图和电路图。

  Altera’s Cyclone® V FPGAs provide the industry’s lowest system cost and power, along with performance levels that make the device family ideal for differenTIaTIng your high-volume applicaTIons. You’ll get up to 40 percent lower total power compared with the previous generaTIon, efficient logic integration capabilities, integrated transceiver variants, and SoC FPGA variants with an ARM®-based hard processor system (HPS)。

  The Cyclone® V devices are designed to simultaneously accommodate the shrinking power consumption, cost, and time-to-market requirements; and the increasing bandwidth requirements for high-volume and cost-sensitive applications.

  Enhanced with integrated transceivers and hard memory controllers, the Cyclone® V devices are suitable for applications in the industrial, wireless and wireline, military, and automotive markets.

  Built on the 28-nm low power (LP) process technology, Altera’s Cyclone V FPGAs deliver the lowest power solution for applications requiring up to 5G transceivers. Compared to previous generations, Cyclone V FPGAs offer a 40-percent power reduction, with a balance of power reduction from all areas.

图1.Cyclone V SoC FPGA架构图

  图2.Cyclone V SoC框图

  硬件处理器系统(HPS)特性:

  925 MHz, dual-core ARM® Cortex™-A9 MPCore™ processor

  Each processor core includes:

  32 KB of L1 instruction cache, 32 KB of L1 data cache

  Single- and double-precision floating-point unit and NEONTM media engine

  CoreSightTM debug and trace technology

  512 KB of shared L2 cache

  64 KB of scratch RAM

  Multiport SDRAM controller with support for DDR2, DDR3, and LPDDR2 and optional error correction code (ECC) support

  8-channel direct memory access (DMA) controller

  QSPI flash controller

  NAND flash controller with DMA

  SD/SDIO/MMC controller with DMA

  2x 10/100/1000 Ethernet media access control (MAC) with DMA

  2x USB On-The-Go (OTG) controller with DMA

  4x I2C controller

  2x UART

  2x serial peripheral interface (SPI) master peripherals, 2x SPI slave peripherals

  Up to 134 general-purpose I/O (GPIO)

  7x general-purpose timers

  4x watchdog timers

  High-Bandwidth HPS-to-FPGA Interconnect Backbone

  Although the HPS and the FPGA can operate independently, they are tightly coupled via a high-bandwidth system interconnect built from high-performance ARM AMBA® AXITM bus bridges. IP bus masters in the FPGA fabric have access to HPS bus slaves via the FPGA-to-HPS interconnect. Similarly, HPS bus masters have access to bus slaves in the FPGA fabric via the HPS-to-FPGA bridge. Both bridges are AMBA AXI-3 compliant and support simultaneous read and write transactions. Up to six FPGA masters can share the HPS SDRAM controller with the processor. Additionally, the processor can be used to configure the FPGA fabric under program control via a dedicated 32 bit configuration port.

  HPS-to-FPGA: configurable 32, 64, or 128 bit AMBA AXI interface

  FPGA-to-HPS: configurable 32, 64, or 128 bit AMBA AXI interface

  FPGA-to-HPS SDRAM controller: up to 6 masters (command ports), 4x 64 bit read data ports and 4x 64 bit write data ports

  32 bit FPGA configuration manager

  Cyclone V 系列产品主要优势:

Cyclone V 系列产品主要特性:

  Cyclone V SX SoC开发板

  The Altera® Cyclone® V SoC Development Kit offers a quick and simple approach to develop custom ARM® processor-based SoC designs accompanied by Altera’s low-power, low-cost Cyclone V FPGA fabric.

  Cyclone V SX SoC开发板主要特性:

  Processor and FPGA prototyping and power measurement

  Industrial networking protocols

  Motor control applications*

  Acceleration of image- and video-processing applications*

  PCI Express® (PCIe®) x4 lane with ~1,000 MBps transfer rate (endpoint or rootport)

  *Application-specific daughtercards, available separately, supporting a wide range of I/O and interface standards.

  图3. Cyclone V SX SoC开发板外形图

  Cyclone V SX SoC开发板包含:

  Cyclone V SX development board

  Featured devices

  Cyclone V SX SoC—5CSXFC6D6F31C6N (SoC)

  MAX® V CPLD—5M2210ZF256C4N (system controller)

  MAX II CPLD—EPM570GF100 (embedded USB-BlasterTM II cable)

  FPGA configuration sources

  Embedded USB-Blaster II (JTAG) cable

  EPCQ flash (PFL)

  Hard processor system (HPS)

  FPGA memory

  1 GB DDR3 SDRAM (32 bit)

  FPGA I/O interfaces

  2X 10/100 Megabit Ethernet PHYs (EtherCAT)

  PCIe Gen1 x4 female connector

  Universal high-speed mezzanine card (HSMC)—x4 transceivers, x16 TX LVDS, x16 RX LVDS

  One serial digital interface (SDI) channel

  Four SMAs for one transceiver channel

  4X push buttons

  2X switches

  4X LEDs

  HPS boot sources

  128 MB quad serial peripheral interface (SPI) flash memory

  Removable micro-SD card flash memory

  FPGA

  HPS memory

  1 GB DDR3 SDRAM (32 bit) with error correction code (ECC)

  128 MB quad SPI flash memory

  Micro-SD card socket with 4 GB micro-SD card flash device

  HPS I/O interfaces

  1X USB 2.0 On-the-Go (OTG)

  1X 10/100/1000 Megabit Ethernet (10MbE/100MbE/1000MbE)

  1X CAN

  1X UART (UART to USB bridge)

  1X real-time clock (with battery backup)

  1X two-line text LCD

  1-/2-channel, 20 bit delta-sigma analog-to-digital converter (Linear Technology LTC2422)

  4X push buttons

  4X switches

  4X LEDs

  Clocking

  Four-output programmable clock generator for FPGA reference clock inputs

  125 MHz LVDS oscillator for FPGA reference clock input

  148.5 MHz LVDS programmable voltage-controlled crystal oscillator (VCXO) for FPGA reference clock input

  50 MHz single-ended oscillator for FPGA and MAX V FPGA clock input

  100 MHz single-ended oscillator for MAX V FPGA configuration clock input

  SMA input for HPS clock

  Power

  Laptop DC input 14—20 V adapter

  System monitoring circuit

  Power (voltage, current, wattage)

  HSMC breakout board

  HSMC loopback board

  Mechanical

  Board dimensions—8.19” x 5.22”

  Cyclone V SX FPGA Development Kit software content (downloadable from Table 2)

  Design examples

  Board test system (BTS)*

  Golden System Reference Design with Board Update Portal web server

  Complete documentation (see Table 2)

  SoC Embedded Design Suite Standard Edition

  ARM Development Studio 5 (DS-5™) Altera Edition Toolkit

  Hardware-to-software handoff tools

  Linux run-time software for application development

  SoC hardware libraries for firmware development

  Application examples

  Free software supported by Quartus® Prime Lite and Standard Edition software

图4. Cyclone V SX SoC开发板框图

图5. Cyclone V SX SoC开发板电路图(1)

图6. Cyclone V SX SoC开发板电路图(2)

图7. Cyclone V SX SoC开发板电路图(3)

图8. Cyclone V SX SoC开发板电路图(4)

图9. Cyclone V SX SoC开发板电路图(5)

图10. Cyclone V SX SoC开发板电路图(6)

图11. Cyclone V SX SoC开发板电路图(7)

图12. Cyclone V SX SoC开发板电路图(8)

图13. Cyclone V SX SoC开发板电路图(9)

图14. Cyclone V SX SoC开发板电路图(10)

图15. Cyclone V SX SoC开发板电路图(11)

图16. Cyclone V SX SoC开发板电路图(12)

图17. Cyclone V SX SoC开发板电路图(13)

图18. Cyclone V SX SoC开发板电路图(14)

图19. Cyclone V SX SoC开发板电路图(15)

图20. Cyclone V SX SoC开发板电路图(16)


图21. Cyclone V SX SoC开发板电路图(17)


图22. Cyclone V SX SoC开发板电路图(18)


图23. Cyclone V SX SoC开发板电路图(19)


图24. Cyclone V SX SoC开发板电路图(20)


图25. Cyclone V SX SoC开发板电路图(21)


图26. Cyclone V SX SoC开发板电路图(22)


图27. Cyclone V SX SoC开发板电路图(23)


图28. Cyclone V SX SoC开发板电路图(24)


图29. Cyclone V SX SoC开发板电路图(25)


图30. Cyclone V SX SoC开发板电路图(26)


图31. Cyclone V SX SoC开发板电路图(27)


图32. Cyclone V SX SoC开发板电路图(28)


图33. Cyclone V SX SoC开发板电路图(29)


图34. Cyclone V SX SoC开发板电路图(30)


图35. Cyclone V SX SoC开发板电路图(31)


图36. Cyclone V SX SoC开发板电路图(32)


图37. Cyclone V SX SoC开发板电路图(33)


图38. Cyclone V SX SoC开发板电路图(34)


图39. Cyclone V SX SoC开发板电路图(35)

图40. Cyclone V SX SoC开发板电路图(36)

图41. Cyclone V SX SoC开发板电路图(37)

本站声明: 本文章由作者或相关机构授权发布,目的在于传递更多信息,并不代表本站赞同其观点,本站亦不保证或承诺内容真实性等。需要转载请联系该专栏作者,如若文章内容侵犯您的权益,请及时联系本站删除。
换一批
延伸阅读

9月2日消息,不造车的华为或将催生出更大的独角兽公司,随着阿维塔和赛力斯的入局,华为引望愈发显得引人瞩目。

关键字: 阿维塔 塞力斯 华为

加利福尼亚州圣克拉拉县2024年8月30日 /美通社/ -- 数字化转型技术解决方案公司Trianz今天宣布,该公司与Amazon Web Services (AWS)签订了...

关键字: AWS AN BSP 数字化

伦敦2024年8月29日 /美通社/ -- 英国汽车技术公司SODA.Auto推出其旗舰产品SODA V,这是全球首款涵盖汽车工程师从创意到认证的所有需求的工具,可用于创建软件定义汽车。 SODA V工具的开发耗时1.5...

关键字: 汽车 人工智能 智能驱动 BSP

北京2024年8月28日 /美通社/ -- 越来越多用户希望企业业务能7×24不间断运行,同时企业却面临越来越多业务中断的风险,如企业系统复杂性的增加,频繁的功能更新和发布等。如何确保业务连续性,提升韧性,成...

关键字: 亚马逊 解密 控制平面 BSP

8月30日消息,据媒体报道,腾讯和网易近期正在缩减他们对日本游戏市场的投资。

关键字: 腾讯 编码器 CPU

8月28日消息,今天上午,2024中国国际大数据产业博览会开幕式在贵阳举行,华为董事、质量流程IT总裁陶景文发表了演讲。

关键字: 华为 12nm EDA 半导体

8月28日消息,在2024中国国际大数据产业博览会上,华为常务董事、华为云CEO张平安发表演讲称,数字世界的话语权最终是由生态的繁荣决定的。

关键字: 华为 12nm 手机 卫星通信

要点: 有效应对环境变化,经营业绩稳中有升 落实提质增效举措,毛利润率延续升势 战略布局成效显著,战新业务引领增长 以科技创新为引领,提升企业核心竞争力 坚持高质量发展策略,塑强核心竞争优势...

关键字: 通信 BSP 电信运营商 数字经济

北京2024年8月27日 /美通社/ -- 8月21日,由中央广播电视总台与中国电影电视技术学会联合牵头组建的NVI技术创新联盟在BIRTV2024超高清全产业链发展研讨会上宣布正式成立。 活动现场 NVI技术创新联...

关键字: VI 传输协议 音频 BSP

北京2024年8月27日 /美通社/ -- 在8月23日举办的2024年长三角生态绿色一体化发展示范区联合招商会上,软通动力信息技术(集团)股份有限公司(以下简称"软通动力")与长三角投资(上海)有限...

关键字: BSP 信息技术
关闭
关闭