当前位置:首页 > 汽车电子 > 汽车电子技术文库
[导读] NXP公司的MAC57D5xx系列产品之用于汽车仪表盘和工业的多核ARM MCU,基于ARM™ Cortex-A5(频率高达320MHz)32位处理器和ARM™ Cort

NXP公司的MAC57D5xx系列产品之用于汽车仪表盘和工业的多核ARM MCU,基于ARM™ Cortex-A5(频率高达320MHz)32位处理器和ARM™ Cortex-A4(频率高达160MHz)32位处理器以及ARM™ Cortex-M0+32位I/O处理器,支持ARMv7- ISA,支持高达2个WVGA分辨率显示,目标应用在汽车电子.本文介绍了MAC57D5xx系列主要特性,高级框图和详细框图,以及包括定制评估板MAC57D5-516DC,适配板MAC57D5-208 (208LQFP和子板MAC57D5-516 (516BGA)在内的MAC57D5xx系列评估板主要特性和电路图.

The MAC57D5xx MCU family is a mulTI-core architecture soluTIon for mid-range instrument cluster and industrial applicaTIons. This MCU is based on the ARM® Cortex®-M processor for real TIme and an ARM® Cortex®-A processors for applications and human machine interfaces that offer leading edge performance & scalability.

The MAC57D5xx MCU supports up to 2 WVGA resolution displays, one with in line head-up display hardware warping. The graphics content is generated using a powerful Vivante 2D GPU and the 2D animation and composition engine, to reduce memory footprint for content creation, integrated stepper motor drivers and a powerful I/O processor.

The MAC57D5xx MCU integrates NXP®’s latest SHE-compliant CSE2 engine and delivers support ISO26262 ASIL-B functional safety compliance.

MAC57D5xx系列主要特性:

• ARM™ Cortex-A5, 32-bit CPU

– Supports ARMv7- ISA

– 32 KB Instruction cache, 32 KB Data cache

– NEON SIMD Media Processing Engine

– FPU supporting double precision floating pointoperations

– Memory Management Unit

– GIC Interrupt Controller

– Up to 320 MHz

• ARM™ Cortex-M4, 32-bit CPU

– Supports ARMv7 - ISA

– 16 KB Instruction cache, 16 KB Data cache

– 64 KB Tightly-Coupled Memory (TCM)

– Single Precision FPU

– NVIC Interrupts Controller

– 1.25 DMIPS per MHz integer performance

– Up to 160 MHz

• I/O Processor

– ARM™ Cortex-M0+, 32-bit CPU

– Intelligent Stepper Motor Drive

• Memory subsystem

– System Memory Protection Unit

– 4 MB on-chip flash supported with the flashcontroller

– 1 MB on-chip SRAM with ECC

– 1.3 MB on-chip Graphics SRAM with FlexECC

• Supports wake-up from low power modes via theWKPU controller

• On-chip voltage regulator

– External 3.3 V input supply

– Option for direct, external supply of core voltage

– Low Voltage Detect (LVD) and High Voltage

Detect (HVD) on various supplies and regulators

• Debug functionality

– Run-time debug control of cores and visibility ofsystem resources using the Debug Access Port(DAP)

– IEEE 1149.1/ IEEE 1149.7 System JTAG Controller(SJTAG)

– Program and Data Trace support (16-bit data width)implemented by the ARM Trace Port Interface Unit(TPIU) Trace capture

• Timer

– Four 8-channel Flextimer modules (FTM)

– Two 4 channel System Timer Module (STM)

– Three Software WatchDog Timers (SWT)

– One 8 channel Periodic Interrupt Timer (PIT)

– Autonomous Real Time Counter (RTC)

• Analog

– 1 x 24 channel, 12-bit analog-to-digital converter(ADC)

– 2 analog comparators (CMP)

• Security

– Cryptographic Services Engine (CSE)

• Safety

– ISO26262 ASIL-B compliance

– Password and Device Security (PASS) supportingadvanced censorship and life-cycle management

– One Fault Collection and Control Unit (FCCU) tocollect faults and issue interrupts

• Multiple operating modes

– Includes enhanced low power operation

• Memory interfaces

– 2 x Dual QuadSPI Serial flash controllers

– Supports SDR and DDR serial flash

– Support for 3.3 V Hyperflash (Spansion)

– DRAM controller supporting SDR and DDR2

• Clock interfaces

– 8-40 MHz external crystal (FXOSC)

– 16 MHz IRC (FIRC)

– 128 kHz IRC (SIRC)

– 32 kHz external crystal (SXOSC)

– Clock Monitor Unit (CMU)

– Frequency modulated phase-locked loop (FMPLL)

– Real Time Counter (RTC)

• Graphics interfaces

– Vivante GC355 GPU supporting OpenVG 1.1

– 2 x 2D-ACE Display Controllers (with inline Head-Up-Display warping)

– Digital RGB, TCON_0 (RSDS), TCON_1 and OpenLDI/LVDS output options

– Digital Video Input (VIU4)

– RLE Decoder for memory-memory decompression

– 40x4 segment LCD driver, reconfigurable as 38x6 or 36x8

• Cluster peripherals

– Sound Generator Module (SGM)

– 6 Stepper Motor Drivers with Stepper Stall Detect

• Communication

– Ethernet 10/100 + AVB (ENET)

– MLB50

– FlexCAN x 3

– DSPI x 5

– LINFlexD x 3 (1 x Master/Slave, 2 x Master only)

– I2C x 2

• eDMA controller with multiple transfer request sources using DMAMUX

• Boot Assist Flash (BAF) supports internal flash programming

MAC57D5xx系列目标应用:

Automotive

图1.MAC57D5xx系列高级框图

图2.MAC57D5xx系列详细框图

MAC57D5xx系列评估板

1.Customer Evaluation Board [MAC57D5-516DC]

2.Adapter cards MAC57D5-208 (208LQFP)

3.Daughter cards MAC57D5-516 (516BGA)

This user guide details the setup and configuration of the NXPMAC57D5xx Mother Board (MB) Customer EvaluationBoard (hereafter referred to as the EVB) and its daughter cards(208 LQFP and 516 BGA).

The EVB is intended to provide a low cost mechanism forcustomer evaluation of the MAC57D5xx family ofmicrocontrollers, and to facilitate hardware and softwaredevelopment. The EVB is intended for bench / laboratory useand has been designed using ambient temperature specifiedcomponents. Two daughter cards are available which connectto the EVB via high-density connectors. Please consult yourNXP representative for more details.

This product contains components that may be damaged byelectrostatic discharge. Observe precautions for handlingelectrostatic sensitive devices when using this EVB and
associated microcontroller.

Customer Evaluation Board [MAC57D5-516DC]

The NXP® MAC57D5-EVB is an evaluation system supporting both NXP MAC57D5xx microprocessors. The complete system consists of an NXP MAC57D5-EVB motherboard that connects to either one of the following adapter cards: MAC57D5-208 (208LQFP), or MAC57D5-516 (516BGA) daughter cards.

MAC57D5xx系列评估板主要特性:

The MAC57D5MB provides the following key features:

Master Power switch and regulators status LED’s.

High Speed CAN transceiver

LIN interface

Ethernet PHY and RJ45 socket configurable as RMII or MII

20-pin JTAG

ARM Cortex Connector

ART ETM Connector

User RESET switch with reset status LED.

User LED’s

User pushbutton switches

Potentiometer connected to analogue input channel.

VIU Interface

TFT Display interface with Backlight power supply for EastRising - ER-TFT050-3

2 Stepper Motors Connectors

图3.MAC57D5xx系列评估板外形图

图4.用户评估板MAC57D5-516DC电路图(1)

图5.用户评估板MAC57D5-516DC电路图(2)

图6.用户评估板MAC57D5-516DC电路图(3)

图7.用户评估板MAC57D5-516DC电路图(4)

图8.用户评估板MAC57D5-516DC电路图(5)

图9.用户评估板MAC57D5-516DC电路图(6)

图10.用户评估板MAC57D5-516DC电路图(7)

图11.用户评估板MAC57D5-516DC电路图(8)

图12.用户评估板MAC57D5-516DC电路图(9)

图13.用户评估板MAC57D5-516DC电路图(10)

图14.子板MAC57D5-208DC电路图(1)

图15.子板MAC57D5-208DC电路图(2)

图16.子板MAC57D5-208DC电路图(3)

图17.子板MAC57D5-208DC电路图(4)

图18.子板MAC57D5-208DC电路图(5)

图19.子板MAC57D5-208DC电路图(6)

图20.子板MAC57D5-208DC电路图(7)

图21.用户评估板电路图(1)

图22.用户评估板电路图(2)

图23.用户评估板电路图(3)

图24.用户评估板电路图(4)

图25.用户评估板电路图(5)

图26.用户评估板电路图(6)

图27.用户评估板电路图(7)

图28.用户评估板电路图(8)

图29.用户评估板电路图(9)

图30.用户评估板电路图(10)

图31.用户评估板电路图(11)

本站声明: 本文章由作者或相关机构授权发布,目的在于传递更多信息,并不代表本站赞同其观点,本站亦不保证或承诺内容真实性等。需要转载请联系该专栏作者,如若文章内容侵犯您的权益,请及时联系本站删除。
换一批
延伸阅读

9月2日消息,不造车的华为或将催生出更大的独角兽公司,随着阿维塔和赛力斯的入局,华为引望愈发显得引人瞩目。

关键字: 阿维塔 塞力斯 华为

加利福尼亚州圣克拉拉县2024年8月30日 /美通社/ -- 数字化转型技术解决方案公司Trianz今天宣布,该公司与Amazon Web Services (AWS)签订了...

关键字: AWS AN BSP 数字化

伦敦2024年8月29日 /美通社/ -- 英国汽车技术公司SODA.Auto推出其旗舰产品SODA V,这是全球首款涵盖汽车工程师从创意到认证的所有需求的工具,可用于创建软件定义汽车。 SODA V工具的开发耗时1.5...

关键字: 汽车 人工智能 智能驱动 BSP

北京2024年8月28日 /美通社/ -- 越来越多用户希望企业业务能7×24不间断运行,同时企业却面临越来越多业务中断的风险,如企业系统复杂性的增加,频繁的功能更新和发布等。如何确保业务连续性,提升韧性,成...

关键字: 亚马逊 解密 控制平面 BSP

8月30日消息,据媒体报道,腾讯和网易近期正在缩减他们对日本游戏市场的投资。

关键字: 腾讯 编码器 CPU

8月28日消息,今天上午,2024中国国际大数据产业博览会开幕式在贵阳举行,华为董事、质量流程IT总裁陶景文发表了演讲。

关键字: 华为 12nm EDA 半导体

8月28日消息,在2024中国国际大数据产业博览会上,华为常务董事、华为云CEO张平安发表演讲称,数字世界的话语权最终是由生态的繁荣决定的。

关键字: 华为 12nm 手机 卫星通信

要点: 有效应对环境变化,经营业绩稳中有升 落实提质增效举措,毛利润率延续升势 战略布局成效显著,战新业务引领增长 以科技创新为引领,提升企业核心竞争力 坚持高质量发展策略,塑强核心竞争优势...

关键字: 通信 BSP 电信运营商 数字经济

北京2024年8月27日 /美通社/ -- 8月21日,由中央广播电视总台与中国电影电视技术学会联合牵头组建的NVI技术创新联盟在BIRTV2024超高清全产业链发展研讨会上宣布正式成立。 活动现场 NVI技术创新联...

关键字: VI 传输协议 音频 BSP

北京2024年8月27日 /美通社/ -- 在8月23日举办的2024年长三角生态绿色一体化发展示范区联合招商会上,软通动力信息技术(集团)股份有限公司(以下简称"软通动力")与长三角投资(上海)有限...

关键字: BSP 信息技术
关闭
关闭