当前位置:首页 > 嵌入式 > 嵌入式软件
[导读]ST EVALSP1340CPU嵌入600MHz MPU开发方案

ST公司的SPEAr1340是SPEAr®(结构处理器增强架构)系列微处理器的系统级芯片(SoC),CPU子系统采用高达600MHz的2x ARM Cortex A9核,每个核有32+32 KB L1高速缓存,共享的512KB L2高速缓存,高达166MHz的片上网络总线矩阵, 32KB引导ROM,32+4KB静态RAM,主要用于低成本平板电脑,薄型客户端,媒体手机和工业/打印机智能屏.本文介绍了SPEAr1340主要特性,架构框图以及EVALSP1340CPU评估板主要特性,框图,电路图,材料清单和PCB布局图.

The SPEAr1340 device is a system-on-chip belonging to the SPEAr® (Structured Processor Enhanced Architecture) family of embedded microprocessors. The product is suitable for consumer and professional applications where an advanced human machine interface (HMI) combined with high performance are required, such as low-cost tablets, thin clients, media phones and industrial/printer smart panels.

The device is hardware-compliant to the support of both real-time (RTOS) and high-level (HLOS) operating systems, such as Android, Linux and Windows Embedded Compact 7.

The architecture of SPEAr1340 is based on several internal components, communicating through a multilayer interconnection matrix (BUSMATRIX). This switching structure enables different data flows to be carried out concurrently, improving the overall platform efficiency.

In particular, high-performance master agents are directly interconnected with the DDR memory controller in order to reduce access latency. The overall memory bandwidth assigned to each master port can be programmed and optimized through an internal weighted round-robin (WRR) arbitration scheme.

SPEAr1340主要特性:

■ CPU subsystem:

– 2x ARM Cortex A9 cores, up to 600 MHz

– 32+32 KB L1 caches per core, with parity check

– Shared 512 KB L2 cache

– Accelerator coherence port (ACP)

■ Network-on-chip bus matrix, up to 166 MHz

■ 32 KB Boot ROM, 32+4 KB Static RAMs

■ Memory interfaces:

– DDR controller (DDR3-1066, DDR2-800), 16-/32-bit, up to 2 GB address space

– Serial NOR Flash controller

– Parallel NAND Flash/NOR Flash/SRAM controller

■ Connectivity:

– 2 x USB 2.0 Host ports (integrated PHY)

– 1 x USB 2.0 OTG port (integrated PHY)

– 1 x Giga/Fast Ethernet port (external GMII/ RGMII/MII/RMII PHY)

– 1 x PCIe 2.0 RC/EP port (integrated PHY)

– 1 x 3Gb/s Serial ATA Host port (integrated PHY)

– 1 x memory card interface: SDIO/MMC, CF/CF+, xD

– 2 x UART ports, with IrDA option

– 2 x I2C bus controllers, master/slave

– 1 x synchronous serial port, SPI/Microwire/TI protocols, master/slave

– 2 x consumer electronic control (HDMI CEC) ports

– 10-bit ADC: 8 channels, 1 Msps, with autoscan

– Programmable bidirectional GPIO signals with interrupt capability

■ HMI support:

– LCD display controller, up to 1920 x 1200, 60 Hz, 24 bpp

High-performance 2D/3D GPU, up to 1080p

– Hardware video decoder: multistandard up to 1080p, JPEG

– Hardware video encoder: H.264 up to 1080p, JPEG

– Video input parallel port, with alternate configuration for 4 x camera interfaces – Digital audio ports: up to 7.1 multichannel surround, I2S (8 in, 8 out) and S/PDIF – 6 x 6 keyboard controller

– Resistive touchscreen interface

■ Security:

– Cryptographic co-processor: DES, 3DES, AES, HMAC, PKA, RNG

■ Miscellaneous functions:

– Energy saving: power islands, clock gating, dynamic frequency scaling

– 2 x DMA controllers (total 16 channels)

– 11 x general purpose timers, 2 x watchdogs, 1 x real-time clock

– 4 x PWM generators

– Embedded sensor for junction temperature monitoring

OTP (one-time programmable) bits

– Debug and trace interfaces: JTAG/PTM

 

 

图1.SPEAr1340架构框图

EVALSP1340CPU评估板

This evaluation board is intended to be used to:

● enable quick evaluate and debugging of software for the SPEAr1340 embedded MPU

● act as a learning tool for rapid familiarity with the features of the SPEAr1340

● provide a reference design to use as a starting point for the development of a final application board

The EVALSP1340CPU board is equipped with interfaces to the high-speed peripherals embedded in SPEAr1340 device.

 

 

图2.EVALSP1340CPU评估板外形图

EVALSP1340CPU评估板主要特性:

● SPEAr1340 embedded MPU

[!--empirenews.page--]

● 4 DDR3 chips (32-bit) 1 GB

● Serial NOR Flash, 8 MB

● 8-bit NAND Flash, 2 Gb

● 16-bit NAND Flash expansion connector

● Audio stereo jack and microphone

● Two USB 2.0 high speed host ports

● One OTG 2.0 high speed port (Micro USB-AB)

● One 10/100/1000 Ethernet port

● One PCIe X1 Root Complex connector

● One SATA connector

● One SDIO connector

● One UART serial port (up to 115 Kbaud)

● LCD connectors (LVDS bus - TFT panel)

● Camera module

● MEMS (accelerometer & magnetometer)

● Debug port (CPU JTAG connector)

Optional

● 10" LCD kit - order code EVALSP1340LCD

● CLCD Video HDMI transmitter plugboard - order code EVALSP1340HDM

 

 

图3.EVALSP1340CPU评估板方框图

 

 

图4.EVALSP1340CPU评估板电路图(1)

 

 

图5.EVALSP1340CPU评估板电路图(2)

 

 

图6.EVALSP1340CPU评估板电路图(3)

 

 

图7.EVALSP1340CPU评估板电路图(4)

 

 

图8.EVALSP1340CPU评估板电路图(5)

 

 

图9.EVALSP1340CPU评估板电路图(6)

 

 

图10.EVALSP1340CPU评估板电路图(7)

 

 

图11.EVALSP1340CPU评估板电路图(8)

 

 

图12.EVALSP1340CPU评估板电路图(9)

 

 

图13.EVALSP1340CPU评估板电路图(10)

 

 

图14.EVALSP1340CPU评估板电路图(11)

 

 

图15.EVALSP1340CPU评估板电路图(12)

 

 

图16.EVALSP1340CPU评估板电路图(13)

 

 

图17.EVALSP1340CPU评估板电路图(14)

 

 

图18.EVALSP1340CPU评估板电路图(15)

 

 

图19.EVALSP1340CPU评估板电路图(16)

 

 

图20.EVALSP1340CPU评估板电路图(17)

EVALSP1340CPU评估板材料清单:

 

 

 

 

 

 

 

 

 

[!--empirenews.page--]

 

图21.EVALSP1340CPU评估板元件布局图(1)

 

 

图22.EVALSP1340CPU评估板元件布局图(2)

 

 

图23.EVALSP1340CPU评估板元件布局图(3)

本站声明: 本文章由作者或相关机构授权发布,目的在于传递更多信息,并不代表本站赞同其观点,本站亦不保证或承诺内容真实性等。需要转载请联系该专栏作者,如若文章内容侵犯您的权益,请及时联系本站删除。
换一批
延伸阅读

9月2日消息,不造车的华为或将催生出更大的独角兽公司,随着阿维塔和赛力斯的入局,华为引望愈发显得引人瞩目。

关键字: 阿维塔 塞力斯 华为

加利福尼亚州圣克拉拉县2024年8月30日 /美通社/ -- 数字化转型技术解决方案公司Trianz今天宣布,该公司与Amazon Web Services (AWS)签订了...

关键字: AWS AN BSP 数字化

伦敦2024年8月29日 /美通社/ -- 英国汽车技术公司SODA.Auto推出其旗舰产品SODA V,这是全球首款涵盖汽车工程师从创意到认证的所有需求的工具,可用于创建软件定义汽车。 SODA V工具的开发耗时1.5...

关键字: 汽车 人工智能 智能驱动 BSP

北京2024年8月28日 /美通社/ -- 越来越多用户希望企业业务能7×24不间断运行,同时企业却面临越来越多业务中断的风险,如企业系统复杂性的增加,频繁的功能更新和发布等。如何确保业务连续性,提升韧性,成...

关键字: 亚马逊 解密 控制平面 BSP

8月30日消息,据媒体报道,腾讯和网易近期正在缩减他们对日本游戏市场的投资。

关键字: 腾讯 编码器 CPU

8月28日消息,今天上午,2024中国国际大数据产业博览会开幕式在贵阳举行,华为董事、质量流程IT总裁陶景文发表了演讲。

关键字: 华为 12nm EDA 半导体

8月28日消息,在2024中国国际大数据产业博览会上,华为常务董事、华为云CEO张平安发表演讲称,数字世界的话语权最终是由生态的繁荣决定的。

关键字: 华为 12nm 手机 卫星通信

要点: 有效应对环境变化,经营业绩稳中有升 落实提质增效举措,毛利润率延续升势 战略布局成效显著,战新业务引领增长 以科技创新为引领,提升企业核心竞争力 坚持高质量发展策略,塑强核心竞争优势...

关键字: 通信 BSP 电信运营商 数字经济

北京2024年8月27日 /美通社/ -- 8月21日,由中央广播电视总台与中国电影电视技术学会联合牵头组建的NVI技术创新联盟在BIRTV2024超高清全产业链发展研讨会上宣布正式成立。 活动现场 NVI技术创新联...

关键字: VI 传输协议 音频 BSP

北京2024年8月27日 /美通社/ -- 在8月23日举办的2024年长三角生态绿色一体化发展示范区联合招商会上,软通动力信息技术(集团)股份有限公司(以下简称"软通动力")与长三角投资(上海)有限...

关键字: BSP 信息技术
关闭
关闭